Public Version
www.ti.com
Camera ISP Register Manual
Table 6-237. CCDC_DCSUB
Address Offset
0x0000 0034
Physical Address
0x480B C634
Instance
ISP_CCDC
Description
DC CLAMP REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
DCSUB
Bits
Field Name
Description
Type
Reset
31:14
RESERVED
Write 0s for future compatibility.
RW
0x00000
Reads returns 0.
13:0
DCSUB
DC value to subtract from the data.
RW
0x0000
Sets the DC value to be subtracted from the data when
optical black sampling is disabled:
.CLAMPEN = 0
NOTE: In ISP2 thas is the legacy device, this function
does not clip negative results to 0 for YUV 8 bit input or
REC656 input modes (
.INPMOD ==
2 ||
.R656ON == 1).
Table 6-238. Register Call Summary for Register CCDC_DCSUB
Camera ISP Functional Description
•
Camera ISP CCDC Functional Operations
Camera ISP Basic Programming Model
•
Camera ISP CCDC Register Setup
•
Camera ISP CCDC Image-Signal Processing
Camera ISP Register Manual
•
Camera ISP CCDC Register Summary
Table 6-239. CCDC_COLPTN
Address Offset
0x0000 0038
Physical Address
0x480B C638
Instance
ISP_CCDC
Description
COLOR PATTERN REGISTER
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CP3LPC3
CP3LPC2
CP3LPC1
CP3LPC0
CP2PLC3
CP2PLC2
CP2PLC1
CP2PLC0
CP1PLC3
CP1PLC2
CP1PLC1
CP1PLC0
CP0PLC3
CP0PLC2
CP0PLC1
CP0PLC0
Bits
Field Name
Description
Type
Reset
31:30
CP3LPC3
Color pattern, 3rd line, pixel counter = 0
RW
0x0
0x0: R/Ye
0x1: Gr/Cy
0x2: Gb/G
0x3: B/Mg
29:28
CP3LPC2
Color pattern, 3rd line, pixel counter = 2
RW
0x0
0x0: R/Ye
0x1: Gr/Cy
0x2: Gb/G
0x3: B/Mg
1385
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...