Public Version
www.ti.com
Camera ISP Register Manual
Bits
Field Name
Description
Type
Reset
18
VP2SDR
Video port output enable to the output formatter..
RW
0x0
Controls whether the video port data is forwarded to the
output formatter or not. If
.WEN= 1,
the video port data is written to memory.
Note that if field is set, then SDRAM line
(VERT_START.SLVx) and pixel start (HORZ_INFO.SPH)
are with respect to the video port output (and not the
original input)
This bit field is latched by the VS sync pulse.
0x0: Disable
0x1: Enable
17
WEN
Data write enable.
RW
0x0
Controls whether the CCDC module output data are
written to memory or not.
This bit field is latched by the VS sync pulse.
0x0: Disable
0x1: Enable
16
VDHDEN
Timing generator enable.
RW
0x0
If HS/VS sync pulses are defined as output signals,
activates the internal timing generator. If HS/VS sync
pulses are defined as input signals, activates internal
timing generator to synchronize with HS/VS. This bit must
be set to 1 when HS and VS signals are used.
0x0: Disable
0x1: Enable
15
FLDSTAT
cam_fld signal status.
R
0x0
This bit field applies only if the CCDC module is
configured to work in interlaced mode:
.FLDMODE = "interlaced". It
indicates the status of the current field.
0x0: Odd field
0x1: Even field
14
LPF
Three-tap low pass (antialiasing) filter enable.
RW
0x0
This bit field is latched by the VS sync pulse.
0x0: Filter is disabled.
0x1: Filter is enabled.
13:12
INPMOD
cam_d format in SYNC mode.
RW
0x0
Sets the data input format.
0x0: Raw data
0x1: YCbCr data on 16 bits. It is required to enable the 8
to 16-bit bridge in the
register.
0x2: YCbCr data on 8 bits.
11
PACK8
Data packing.
RW
0x0
Sets the data packing configuration when the data is
written to memory.
0x0: Normal mode: 16 bits/pixel.
0x1: Pack mode: 8 bits/pixel.
10:8
DATSIZ
cam_d signal width in SYNC mode.
RW
0x0
Valid only when
.INPMOD = "raw
data".
0x0: cam_d is 8 bits but the 8 to 16-bit bridge is enabled
in the
register.
0x4: cam_d is 12 bits
0x5: cam_d is 11 bits
0x6: cam_d is 10 bits
0x7: cam_d is 8 bits
1375
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...