Public Version
Camera ISP Register Manual
www.ti.com
Bits
Field Name
Description
Type
Reset
0
CSI2A_IRQ
CSI2A module event.
R/W/1to
0
READS:
Clr
0: event is false
1: event is true
WRITES
0: status bit unchanged
1: status bit reset
Table 6-95. Register Call Summary for Register ISP_IRQ1STATUS
Camera ISP Basic Programming Model
•
•
Camera ISP Preview Events and Status Checking
•
Camera ISP Resizer Events and Status Checking
•
Camera ISP H3A Event and Status Checking
:
•
Camera ISP Histogram Event and Status Checking
•
Camera ISP Central-Resource SBL Event and Status Checking
:
•
:
Camera ISP Register Manual
•
:
Table 6-96. TCTRL_GRESET_LENGTH
Address Offset
0x0000 0030
Physical Address
Instance
ISP
See
Description
TIMING CONTROL - GLOBAL SHUTTER LENGTH REGISTER
This register is used by the TIMING CTRL module to generate the CAM.GRESET signal.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
LENGTH
Bits
Field Name
Description
Type
Reset
31:24
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x00
23:0
LENGTH
Sets the length of the CAM.GLOBAL_RESET signal
RW
0x000000
assertion in cycles of the CNTCLK clock.
The CNTCLK frequency is generated with the
.DIVC bit field. After signal assertion, the
.GRESETEN bit is automatically cleared.
The possible values are 0 to 2^24-1 cycles.
The polarity of the CAM.GLOBAL_RESET signal is set by
the
.GRESETPOL bit.
Table 6-97. Register Call Summary for Register TCTRL_GRESET_LENGTH
Camera ISP Basic Programming Model
•
Camera ISP Timing CTRL Internally-Generated cam_global_reset-Based Control-Signal Generation
Camera ISP Register Manual
•
:
•
Camera ISP Register Description
1318
Camera Image Signal Processor
SWPU177N – December 2009 – Revised November 2010
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...