Public Version
www.ti.com
Camera ISP Register Manual
Table 6-87. Register Call Summary for Register ISP_SYSSTATUS
Camera ISP Basic Programming Model
•
Programming the Camera ISP Software Reset
Camera ISP Register Manual
•
:
Table 6-88. ISP_IRQ0ENABLE
Address Offset
0x0000 000C
Physical Address
Instance
ISP
See
Description
INTERRUPT ENABLE REGISTER TO MCU. IRQ0 STATUS LINE.
The same events are mapped in IRQ1. However, one event shall be mapped to only one target.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
OVF_IRQ
CSI2A_IRQ
CSI2C_IRQ
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
HS_VS_IRQ
CBUFF_IRQ
CSIB_LC3_IRQ
CSIB_LC2_IRQ
CSIB_LC1_IRQ
CSIB_LC0_IRQ
OCP_ERR_IRQ
CSIB_LCM_IRQ
MMU_ERR_IRQ
CCDC_VD2_IRQ
CCDC_VD1_IRQ
CCDC_VD0_IRQ
RSZ_DONE_IRQ
PRV_DONE_IRQ
CCDC_ERR_IRQ
HIST_DONE_IRQ
CCDC_LSC_DONE
H3A_AF_DONE_IRQ
H3A_AWB_DONE_IRQ
CCDC_LSC_PREFETCH_ERROR
CCDC_LSC_PREFETCH_COMPLETED
Bits
Field Name
Description
Type
Reset
31
HS_VS_IRQ
HS or VS synchro event
RW
0
This event is triggered if a rising or falling edge is
detected on the HS or VS signal. The rising or falling
edge and the HS or VS signal selection is chosen with
the
.SYNC_DTECT bit field.
0x0: Event is masked
0x1: Event generates an interrupt when it occurs.
30
RESERVED
Write 0s for future compatibility. Read returns 0.
RW
0
29
OCP_ERR_IRQ
ISP interconnect error.
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs.
28
MMU_ERR_IRQ
MMU error.
RW
0
0x0: Event is masked
0x1: Event generates an interrupt when it occurs.
27:26
RESERVED
Write 0s for future compatibility. Read returns 0.
R
0x0
25
OVF_IRQ
Central Resource SBL overflow
RW
0
This event is triggered when one of the buffer in the
central resource SBL overflows.
0x0: Event is masked
0x1: Event generates an interrupt when it occurs.
24
RSZ_DONE_IRQ
RESIZER module - resizer processing done event.
RW
0
This event is triggered at the end of the frame when the
processing is completed for the current frame.
0x0: Event is masked
0x1: Event generates an interrupt when it occurs.
1305
SWPU177N – December 2009 – Revised November 2010
Camera Image Signal Processor
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...