Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
31:30
RESERVED
Reserved
R
0x0
29
INBAND_ERROR_
Error Status for in-band errors with MErrSteer indicating a
RW
0x0
SECONDARY
secondary error.
Read 0x0: No in-band error received
Write 0x0: Ignored
Read 0x1: In-band error received
Write 0x1: Clear in-band error
28
INBAND_ERROR_PRIMARY
Error Status for in-band errors with MErrSteer indicating
RW
0x0
Primary Error
Read 0x0: No in-band error received
Write 0x0: Ignored
Read 0x1: In-band error received
Write 0x1: Clear in-band error
27:25
RESERVED
Reserved
R
0x0
24
MERROR
MError assertion detected
R
0x0
23:17
RESERVED
Reserved
R
0x00
16
BURST_TIMEOUT
Status of open burst and
R
0x0
15:12
TIMEBASE
Observation of timebase signals for internal verification
R
0x0
11:9
RESERVED
Reserved
R
0x0
8
RESP_TIMEOUT
Response timeout status
R
0x0
7
READEX
Status of ReadEx/Write
R
0x0
6
BURST
Status of open burst
R
0x0
5
RESP_WAITING
Responses waiting
R
0x0
4
REQ_ACTIVE
Requests outstanding
R
0x0
3:1
RESERVED
Reserved
R
0x0
0
CORE_RESET
Reset input from core interface
R
0x0
Table 5-797. Register Call Summary for Register EDMA_AGENT_STATUS
IVA2.2 Subsystem Register Manual
•
IA_EDMA Register Mapping Summary
:
5.5.16 IA_SEQ Registers
This section provides information about the Initiator Agent for the Sequencer module. Each register in the
module is described separately below.
5.5.16.1 IA_SEQ Register Mapping Summary
Table 5-798. IA_SEQ Register Mapping Summary
Register Name
Type
Register Width (Bits)
Address Offset
Physical Address
R
32
0x0000 0028
0x000F 9028
5.5.16.2 IA_SEQ Register Descriptions
1081
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...