![Texas Instruments OMAP36 Series Скачать руководство пользователя страница 1017](http://html.mh-extra.com/html/texas-instruments/omap36-series/omap36-series_technical-reference-manual_10946781017.webp)
Public Version
www.ti.com
IVA2.2 Subsystem Register Manual
Bits
Field Name
Description
Type
Reset
31:9
RESERVED
Write 0s for future compatibility
RW
0x00
Read returns 0
8:0
MDELIQ
Number of delta values
RW
0x000
2's complement
Table 5-565. Register Call Summary for Register VLCD_MPEG_DELTA_IQ
IVA2.2 Subsystem Basic Programming Model
•
Setting Up Registers for Q/IQ Operation
IVA2.2 Subsystem Register Manual
•
iVLCD Register Mapping Summary
Table 5-566. VLCD_MPEG_THRED
Address Offset
0x0000 1060
Physical Address
0x0008 1060
Instance
iVLCD
Description
This register sets the number of threads used in MPEG quantization
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
MTHRED
Bits
Field Name
Description
Type
Reset
31:12
RESERVED
Write 0s for future compatibility
RW
0x0
Read returns 0
11:0
MTHRED
Number of threads
RW
0x000
Table 5-567. Register Call Summary for Register VLCD_MPEG_THRED
IVA2.2 Subsystem Basic Programming Model
•
Setting Up Registers for Q/IQ Operation
IVA2.2 Subsystem Register Manual
•
iVLCD Register Mapping Summary
Table 5-568. VLCD_MPEG_CBP
Address Offset
0x0000 1064
Physical Address
0x0008 1064
Instance
iVLCD
Description
This register sets the coded block pattern (CBP) configuration.
Type
RW
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
RESERVED
CBP
CBPON
RESERVED
Bits
Field Name
Description
Type
Reset
31:9
RESERVED
Write 0s for future compatibility
RW
0x00
Read returns 0
8
CBPON
CBP detect enable
RW
0x0
0: CBP detect off (JPEG)
1: CBP detect on
7:6
RESERVED
Write 0s for future compatibility
RW
0x0
Read returns 0
1017
SWPU177N – December 2009 – Revised November 2010
IVA2.2 Subsystem
Copyright © 2009–2010, Texas Instruments Incorporated
Содержание OMAP36 Series
Страница 174: ...174 List of Tables SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 692: ...692 MPU Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1084: ...1084 IVA2 2 Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 1990: ...1990 2D 3D Graphics Accelerator SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2334: ...2334 Memory Subsystem SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2700: ...2700 Memory Management Units SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2868: ...2868 HDQ 1 Wire SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 2974: ...2974 UART IrDA CIR SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3054: ...3054 Multichannel SPI SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3462: ...3462 MMC SD SDIO Card Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3508: ...3508 General Purpose Interface SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3584: ...3584 Initialization SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...
Страница 3648: ...3648 Debug and Emulation SWPU177N December 2009 Revised November 2010 Copyright 2009 2010 Texas Instruments Incorporated ...