LCD_C Registers
964
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
LCD_C Controller
36.3.10 LCDCCPCTL Register
LCD_C Charge Pump Control Register
Figure 36-21. LCDCCPCTL Register
15
14
13
12
11
10
9
8
LCDCPCLK
SYNC
Reserved
rw-0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
LCDCPDISx
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
Table 36-17. LCDCCPCTL Register Description
Bit
Field
Type
Reset
Description
15
LCDCPCLKSYNC
RW
0h
LCD charge pump clock synchronization (device specific).
The charge pump clock is synchronized to a device specific clock (device-
specific) when the respective clock source is enabled and does not indicate a
fault with its fault signal - if available.
0b = Synchronization disabled
1b = Synchronization enabled
14-8
Reserved
R
0h
Reserved
7-0
LCDCPDISx
RW
0h
LCD charge pump disable (number of implemented bits and connected function
is device-specific)
0b = Connected function cannot disable charge pump
1b = Connected function can disable charge pump
36.3.11 LCDCIV Register
LCD_C Interrupt Vector Register
Figure 36-22. LCDCIV Register
15
14
13
12
11
10
9
8
LCDCIVx
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
LCDCIVx
r0
r0
r0
r0
r0
r0
r0
r0
Table 36-18. LCDCIV Register Description
Bit
Field
Type
Reset
Description
15-0
LCDCIVx
R
0h
LCD_C interrupt vector value
00h = No interrupt pending
02h = Interrupt Source: No capacitor connected; Interrupt Flag: LCDNOCAPIFG;
Interrupt Priority: Highest
04h = Interrupt Source: Blink, segments off; Interrupt Flag: LCDBLKOFFIFG
06h = Interrupt Source: Blink, segments on; Interrupt Flag: LCDBLKONIFG
08h = Interrupt Source: Frame interrupt; Interrupt Flag: LCDFRMIFG; Interrupt
Priority: Lowest