PMM Registers
92
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Power Management Module (PMM) and Supply Voltage Supervisor (SVS)
2.3.4 PM5CTL0 Register (offset = 10h) [reset = 0001h]
Power Mode 5 Control Register 0
Figure 2-7. PM5CTL0 Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
Reserved
LOCKLPM5
r0
r0
r0
r0
r0
r0
r0
rw-{1}
Table 2-5. PM5CTL0 Register Description
Bit
Field
Type
Reset
Description
15-1
Reserved
R
0h
Reserved. Always reads as 0.
0
LOCKLPM5
RW
1h
Locks I/O pin and other LPMx.5 relevant (for example, RTC) configurations upon
exit from LPMx.5.
This bit is set by hardware and must be cleared by software. It cannot be set by
software.
After a power cycle I/O pins are locked in high-impedance state with input
Schmitt triggers disabled until LOCKLPM5 is cleared by the user software.
After a wake-up from LPMx.5 I/O pins and other LPMx.5 relevant (for example,
RTC) configurations are locked in their states configured before LPMx.5 entry
until LOCKLPM5 is cleared by the user software.
0b = I/O pin and LPMx.5 configurations unlocked.
1b = I/O pin and LPMx.5 configuration remains locked.