SFR Registers
73
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
System Resets, Interrupts, and Operating Modes, System Control Module
(SYS)
1.15.1 SFRIE1 Register
Interrupt Enable Register
(1)
See the
chapter for details.
(2)
See the
chapter for details.
Figure 1-7. SFRIE1 Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
JMBOUTIE
JMBINIE
Reserved
NMIIE
VMAIE
Reserved
OFIE
(1)
WDTIE
(2)
rw-0
rw-0
r-0
rw-0
rw-0
r0
rw-0
rw-0
Table 1-13. SFRIE1 Register Description
Bit
Field
Type
Reset
Description
15-8
Reserved
R
0h
Reserved. Always reads as 0.
7
JMBOUTIE
RW
0h
JTAG mailbox output interrupt enable
0b = Interrupts disabled
1b = Interrupts enabled
6
JMBINIE
RW
0h
JTAG mailbox input interrupt enable
0b = Interrupts disabled
1b = Interrupts enabled
5
Reserved
R
0h
Reserved. Always reads as 0.
4
NMIIE
RW
0h
NMI pin interrupt enable
0b = Interrupts disabled
1b = Interrupts enabled
3
VMAIE
RW
0h
Vacant memory access interrupt enable
0b = Interrupts disabled
1b = Interrupts enabled
2
Reserved
R
0h
Reserved. Always reads as 0.
1
OFIE
RW
0h
Oscillator fault interrupt enable
0b = Interrupts disabled
1b = Interrupts enabled
0
WDTIE
RW
0h
Watchdog timer interrupt enable. This bit enables the WDTIFG interrupt for
interval timer mode. It is not necessary to set this bit for watchdog mode.
Because other bits in SFRIE1 may be used for other modules, it is
recommended to set or clear this bit using BIS.B or BIC.B instructions, rather
than MOV.B or CLR.B instruction.
0b = Interrupts disabled
1b = Interrupts enabled