Timer_B Registers
684
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Timer_B
26.3.3 TBxCCTLn Register
Timer_B x Capture/Compare Control Register n
Figure 26-18. TBxCCTLn Register
15
14
13
12
11
10
9
8
CM
CCIS
SCS
CLLD
CAP
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
7
6
5
4
3
2
1
0
OUTMOD
CCIE
CCI
OUT
COV
CCIFG
rw-(0)
rw-(0)
rw-(0)
rw-(0)
r
rw-(0)
rw-(0)
rw-(0)
Table 26-8. TBxCCTLn Register Description
Bit
Field
Type
Reset
Description
15-14
CM
RW
0h
Capture mode
00b = No capture
01b = Capture on rising edge
10b = Capture on falling edge
11b = Capture on both rising and falling edges
13-12
CCIS
RW
0h
Capture/compare input select. These bits select the TBxCCRn input signal. See
the device-specific data sheet for specific signal connections.
00b = CCIxA
01b = CCIxB
10b = GND
11b = VCC
11
SCS
RW
0h
Synchronize capture source. This bit is used to synchronize the capture input
signal with the timer clock.
0b = Asynchronous capture
1b = Synchronous capture
10-9
CLLD
RW
0h
Compare latch load. These bits select the compare latch load event.
00b = TBxCLn loads on write to TBxCCRn
01b = TBxCLn loads when TBxR counts to 0
10b = TBxCLn loads when TBxR counts to 0 (up or continuous mode). TBxCLn
loads when TBxR counts to TBxCL0 or to 0 (up/down mode).
11b = TBxCLn loads when TBxR counts to TBxCLn
8
CAP
RW
0h
Capture mode
0b = Compare mode
1b = Capture mode
7-5
OUTMOD
RW
0h
Output mode. Modes 2, 3, 6, and 7 are not useful for TBxCL0 because EQUn =
EQU0.
000b = OUT bit value
001b = Set
010b = Toggle/reset
011b = Set/reset
100b = Toggle
101b = Reset
110b = Toggle/set
111b = Reset/set
4
CCIE
RW
0h
Capture/compare interrupt enable. This bit enables the interrupt request of the
corresponding CCIFG flag.
0b = Interrupt disabled
1b = Interrupt enabled
3
CCI
R
Undef
Capture/compare input. The selected input signal can be read by this bit.