47
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
System Resets, Interrupts, and Operating Modes, System Control Module
(SYS)
Chapter 1
SLAU367P – October 2012 – Revised April 2020
System Resets, Interrupts, and Operating Modes,
System Control Module (SYS)
The system control module (SYS) is available on all devices. The basic features of SYS are:
•
Brownout reset (BOR) and power on reset (POR) handling
•
Power up clear (PUC) handling
•
(Non)maskable interrupt (SNMI or UNMI) event source selection and management
•
User data-exchange mechanism through the JTAG mailbox (JMB)
•
Bootloader (BSL) entry mechanism
•
Configuration management (device descriptors)
•
Interrupt vector generators for reset and NMIs
Topic
...........................................................................................................................
Page
1.1
System Control Module (SYS) Introduction
..........................................................
1.2
System Reset and Initialization
............................................................................
1.3
Interrupts
..........................................................................................................
1.4
Operating Modes
................................................................................................
1.5
Principles for Low-Power Applications
.................................................................
1.6
Connection of Unused Pins
.................................................................................
1.7
Reset Pin (RST/NMI) Configuration
.......................................................................
1.8
Configuring JTAG Pins
.......................................................................................
1.9
Vacant Memory Space
........................................................................................
1.10
Boot Code
.........................................................................................................
1.11
Bootloader (BSL)
................................................................................................
1.12
JTAG Mailbox (JMB) System
..............................................................................
1.13
JTAG and SBW Lock Mechanism Using the Electronic Fuse
...................................
1.14
Device Descriptor Table
......................................................................................
1.15
SFR Registers
....................................................................................................
1.16
SYS Registers
....................................................................................................