EEM Configurations
1022
SLAU367P – October 2012 – Revised April 2020
Copyright © 2012–2020, Texas Instruments Incorporated
Embedded Emulation Module (EEM)
Table 38-1. EEM Configurations
Feature
XS
S
M
L
Memory bus triggers
2
(=,
≠
only)
3
5
8
Memory bus trigger mask for
1) Low byte
2) High byte
3) Four upper addr bits
1) Low byte
2) High byte
3) Four upper addr bits
1) Low byte
2) High byte
3) Four upper addr bits
All 16 or 20 bits
CPU register write triggers
0
1
1
2
Combination triggers
2
4
6
10
Sequencer
No
No
Yes
Yes
State storage
No
No
No
Yes
Cycle counter
1
1
1
2
(including
triggered start or stop)
In general, the following features can be found on any device:
•
At least two MAB or MDB triggers supporting:
–
Distinction between CPU, DMA, read, and write accesses
–
=,
≠
,
≥
, or
≤
comparison (in XS, only =,
≠
)
•
At least two trigger combination registers
•
Hardware breakpoints using the CPU stop reaction
•
At least one 40-bit cycle counter
•
Enhanced clock control with individual control of module clocks
•
Ener+ technology