
CS Registers
3.4.7 CSCTL6 Register
Clock System Control 6 Register
Figure 3-11. CSCTL6 Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
Reserved
MODCLKREQE SMCLKREQEN
MCLKREQEN
ACLKREQEN
N
r0
r0
r0
r0
rw-(0)
rw-(1)
rw-(1)
rw-(1)
Table 3-9. CSCTL6 Register Description
Bit
Field
Type
Reset
Description
15-4
Reserved
R
0h
Reserved. Always reads as 0.
3
MODCLKREQEN
RW
0h
MODOSC clock request enable. Setting this enables conditional module requests
for MODCLK.
0b = MODCLK conditional requests are disabled
1b = MODCLK conditional requests are enabled
2
SMCLKREQEN
RW
1h
SMCLK clock request enable. Setting this enables conditional module requests
for SMCLK.
0b = SMCLK conditional requests are disabled
1b = SMCLK conditional requests are enabled
1
MCLKREQEN
RW
1h
MCLK clock request enable. Setting this enables conditional module requests for
MCLK.
0b = MCLK conditional requests are disabled
1b = MCLK conditional requests are enabled
0
ACLKREQEN
RW
1h
ACLK clock request enable. Setting this enables conditional module requests for
ACLK.
0b = ACLK conditional requests are disabled
1b = ACLK conditional requests are enabled
86
Clock System (CS)
SLAU272C – May 2011 – Revised November 2013
Copyright © 2011–2013, Texas Instruments Incorporated