
CS Registers
3.4.3 CSCTL2 Register
Clock System Control 2 Register
Figure 3-7. CSCTL2 Register
15
14
13
12
11
10
9
8
Reserved
SELA
r0
r0
r0
r0
r0
rw-0
rw-0
rw-0
7
6
5
4
3
2
1
0
Reserved
SELS
Reserved
SELM
r0
rw-0
rw-1
rw-1
r0
rw-0
rw-1
rw-1
Table 3-5. CSCTL2 Register Description
Bit
Field
Type
Reset
Description
15-11
Reserved
R
0h
Reserved. Always reads as 0.
10-8
SELA
RW
0h
Selects the ACLK source
000b = XT1CLK
001b = VLOCLK
010b = Reserved. Defaults to VLOCLK.
011b = DCOCLK
100b = Reserved. Defaults to DCOCLK.
101b = XT2CLK when available, otherwise DCOCLK
110b = Reserved. Defaults to XT2CLK when available, otherwise DCOCLK.
111b = Reserved. Defaults to XT2CLK when available, otherwise DCOCLK.
7
Reserved
R
0h
Reserved. Always reads as 0.
6-4
SELS
RW
3h
Selects the SMCLK source
000b = XT1CLK
001b = VLOCLK
010b = Reserved. Defaults to VLOCLK.
011b = DCOCLK
100b = Reserved. Defaults to DCOCLK.
101b = XT2CLK when available, otherwise DCOCLK
110b = Reserved. Defaults to XT2CLK when available, otherwise DCOCLK.
111b = Reserved. Defaults to XT2CLK when available, otherwise DCOCLK.
3
Reserved
R
0h
Reserved. Always reads as 0.
2-0
SELM
RW
3h
Selects the MCLK source
000b = XT1CLK
001b = VLOCLK
010b = Reserved. Defaults to VLOCLK.
011b = DCOCLK
100b = Reserved. Defaults to DCOCLK.
101b = XT2CLK when available, otherwise DCOCLK
110b = Reserved. Defaults to XT2CLK when available, otherwise DCOCLK.
111b = Reserved. Defaults to XT2CLK when available, otherwise DCOCLK.
82
Clock System (CS)
SLAU272C – May 2011 – Revised November 2013
Copyright © 2011–2013, Texas Instruments Incorporated