
PMM Registers
2.3.3 PM5CTL0 Register
Power Mode 5 Control Register 0
Figure 2-6. PM5CTL0 Register
15
14
13
12
11
10
9
8
Reserved
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
Reserved
LOCKLPM5
r0
r0
r0
r0
r0
r0
r0
rw-{0}
(1)
(1)
This bit is reset by a power cycle; that is, if SVSH (if enabled) or brownout triggers a reset.
Table 2-4. PM5CTL0 Register Description
Bit
Field
Type
Reset
Description
15-1
Reserved
R
0h
Reserved. Always reads as 0.
0
LOCKLPM5
RW
0h
Lock I/O pin and other LPMx.5 relevant (for example, RTC) configurations upon
entry to or exit from LPMx.5. When power is applied to the device and this bit is
set, the bit can only be cleared by the user or by another power cycle.
0b = LPMx.5 configuration is not locked and defaults to its reset condition.
1b = LPMx.5 configuration remains locked. Pin state is held during LPMx.5 entry
and exit.
69
SLAU272C – May 2011 – Revised November 2013
Power Management Module and Supply Voltage Supervisor
Copyright © 2011–2013, Texas Instruments Incorporated