
Revision History
Revision History
Changes From Revision B (January 2013) to Revision C (November 2013)
Section
Comments
Added section.
Corrected reset value of SFRRPCR register.
Corrected reset value of register.
Changed descriptions of XT1BYPASS and XT2BYPASS bits.
Corrected last code example in section.
Added description of byte access.
,
Changed reset value of PxOUT registers to "undefined".
Added section.
Added that active watchdog prevents entering LPMx.5.
Added "It is possible to switch between BCD and hexadecimal format while the RTC is counting."
Corrected reset value of RTCCTL01 and RTCCTL1.
Corrected reset value of REFCTL0.
,
Changed MODOSC to MODCLK where necessary to clarify the difference between the module and the clock signal.
Added "wake up from LPMx.5 is not supported".
Corrected UCBRFx and UCBRSx bit names in header row.
Corrected f
BitClock
equation and description.
Corrected UCMODEx = 11b description.
Added f
BitClock
equation.
Added UCTXIE and UCRXIE to figure (names were missing–no change to register operation).
Added f
BitClock
equation.
Added UCTXIE and UCRXIE to figure (names were missing–no change to register operation).
Changed MODOSC to MODCLK in figure.
Changed "The byte counter is also incremented at the second byte position" to "...second bit position".
Added to the description.
Corrected vector numbers.
Corrected reset value of UCBxIFG.
Corrected reset value of bits 13, 11, and 9.
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from revision A (March 2012) to revision B (January 2013)
Section
Comments
Throughout
Changed format of all register descriptions
Added note "Enable and Disable Interrupt"
,
Corrected SYSJMBC reset value
Added to descriptions of CPUOFF and OSCOFF.
Added MPUIV register description
Changed section
Changed section
Corrected address offsets for PxSEL1 registers (x = A-F, J) and for all PxSELC registers.
Added PJSELC register.
Added INCLK as a clock source option.
Changed TASSEL bit option 11b to INCLK.
575
SLAU272C – May 2011 – Revised November 2013
Revision History
Copyright © 2011–2013, Texas Instruments Incorporated