
Comparator_D Registers
17.3.6 CDIV Register
Comparator_D Interrupt Vector Word Register
Figure 17-13. CDIV Register
15
14
13
12
11
10
9
8
CDIV
r0
r0
r0
r0
r0
r0
r0
r0
7
6
5
4
3
2
1
0
CDIV
r0
r0
r0
r0
r0
r-(0)
r-(0)
r0
Table 17-7. CDIV Register Description
Bit
Field
Type
Reset
Description
15-0
CDIV
R
0h
Comparator_D interrupt vector word register. The interrupt vector register reflects
only interrupt flags whose interrupt enable bit are set. Reading the CDIV register
clears the pending interrupt flag with the highest priority.
00h = No interrupt pending
02h = Interrupt Source: CDOUT interrupt; Interrupt Flag: CDIFG; Interrupt
Priority: Highest
04h = Interrupt Source: CDOUT interrupt inverted polarity; Interrupt Flag:
CDIIFG; Interrupt Priority: Lowest
475
SLAU272C – May 2011 – Revised November 2013
Comparator_D
Copyright © 2011–2013, Texas Instruments Incorporated