
Comparator_D Registers
17.3.4 CDCTL3 Register
Comparator_D Control Register 3
Figure 17-11. CDCTL3 Register
15
14
13
12
11
10
9
8
CDPD15
CDPD14
CDPD13
CDPD12
CDPD11
CDPD10
CDPD9
CDPD8
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
7
6
5
4
3
2
1
0
CDPD7
CDPD6
CDPD5
CDPD4
CDPD3
CDPD2
CDPD1
CDPD0
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
rw-(0)
Table 17-5. CDCTL3 Register Description
Bit
Field
Type
Reset
Description
15-0
CDPDx
RW
0h
Port disable. These bits individually disable the input buffer for the pins of the
port associated with Comparator_D. The bit CDPDx disabled the port of the
comparator channel x.
0b = The input buffer is enabled
1b = The input buffer is disabled
473
SLAU272C – May 2011 – Revised November 2013
Comparator_D
Copyright © 2011–2013, Texas Instruments Incorporated