
Comparator_D Registers
17.3.3 CDCTL2 Register
Comparator_D Control Register 2
Figure 17-10. CDCTL2 Register
15
14
13
12
11
10
9
8
CDREFACC
CDREFL
CDREF1
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
7
6
5
4
3
2
1
0
CDRS
CDRSEL
CDREF0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
rw-0
Table 17-4. CDCTL2 Register Description
Bit
Field
Type
Reset
Description
15
CDREFACC
RW
0h
Reference accuracy. A reference voltage is requested only if CDREFL > 0.
0b = Static mode
1b = Clocked (low-power, low-accuracy) mode
14-13
CDREFL
RW
0h
Reference voltage level
00b = Reference amplifier is disabled. No reference voltage is requested.
01b = 1.5 V is selected as shared reference voltage input
10b = 2.0 V is selected as shared reference voltage input
11b = 2.5 V is selected as shared reference voltage input
12-8
CDREF1
RW
0h
Reference resistor tap 1. This register defines the tap of the resistor string while
CDOUT = 1.
7-6
CDRS
RW
0h
Reference source. This bit define if the reference voltage is derived from VCC or
from the precise shared reference.
00b = No current is drawn by the reference circuitry.
01b = VCC applied to the resistor ladder
10b = Shared reference voltage applied to the resistor ladder.
11b = Shared reference voltage supplied to V(CREF). Resistor ladder is off.
5
CDRSEL
RW
0h
Reference select. This bit selects which terminal the V(CCREF) is applied to.
When CDEX = 0:
0b = V(REF) is applied to the + terminal
1b = V(REF) is applied to the – terminal
When CDEX = 1:
0b = V(REF) is applied to the – terminal
1b = V(REF) is applied to the + terminal
4-0
CDREF0
RW
0h
Reference resistor tap 0. This register defines the tap of the resistor string while
CDOUT = 0.
472
Comparator_D
SLAU272C – May 2011 – Revised November 2013
Copyright © 2011–2013, Texas Instruments Incorporated