
ADC10_B Registers
16.3.7 ADC10HI Register
ADC10_B Window Comparator High Threshold Register
Figure 16-18. ADC10HI Register
15
14
13
12
11
10
9
8
High_Threshold
r0
r0
r0
r0
r0
r0
rw-(1)
rw-(1)
7
6
5
4
3
2
1
0
High_Threshold
rw-(1)
rw-(1)
rw-(1)
rw-(1)
rw-(1)
rw-(1)
rw-(1)
rw-(1)
Table 16-9. ADC10HI Register Description
Bit
Field
Type
Reset
Description
15-0
High_Threshold
RW
3FFh
The 10-bit threshold value needs to be right justified. Bit 9 is the MSB. Bits
15–10 are 0 in 10-bit mode, and bits 15–8 are 0 in 8-bit mode. This data format
is used if ADC10DF = 0.
16.3.8 ADC10HI Register, 2s-Complement Format
ADC10_B Window Comparator High Threshold Register, 2s-Complement Format
Figure 16-19. ADC10HI Register
15
14
13
12
11
10
9
8
High_Threshold
rw-(0)
rw-(1)
rw-(1)
rw-(1)
rw-(1)
rw-(1)
rw-(1)
rw-(1)
7
6
5
4
3
2
1
0
High_Threshold
rw-(1)
rw-(1)
r0
r0
r0
r0
r0
r0
Table 16-10. ADC10HI Register Description
Bit
Field
Type
Reset
Description
15-0
High_Threshold
RW
1FFh
The 10-bit threshold value needs to be left justified if 2s-complement format is
chosen. Bit 15 is the MSB. Bits 5–0 are 0 in 10-bit mode, and bits 7–0 are 0 in 8-
bit mode. This data format is used if ADC10DF = 1.
457
SLAU272C – May 2011 – Revised November 2013
ADC10_B Module
Copyright © 2011–2013, Texas Instruments Incorporated