
ADC10_B Registers
16.3.4 ADC10MEM0 Register
ADC10_B Conversion Memory Register
Figure 16-15. ADC10MEM0 Register
15
14
13
12
11
10
9
8
Conversion_Results
r0
r0
r0
r0
r0
r0
rw
rw
7
6
5
4
3
2
1
0
Conversion_Results
rw
rw
rw
rw
rw
rw
rw
rw
Table 16-6. ADC10MEM0 Register Description
Bit
Field
Type
Reset
Description
15-0
Conversion_Results
RW
undefined
The 10-bit conversion results are right justified. Bit 9 is the MSB. Bits 15–10 are
0 in 10-bit mode, and bits 15–8 are 0 in 8-bit mode. Writing to the conversion
memory register corrupts the results. This data format is used if ADC10DF = 0.
16.3.5 ADC10MEM0 Register, 2s-Complement Format
ADC10_B Conversion Memory Register, 2s-Complement Format
Figure 16-16. ADC10MEM0 Register
15
14
13
12
11
10
9
8
Conversion_Results
rw
rw
rw
rw
rw
rw
rw
rw
7
6
5
4
3
2
1
0
Conversion_Results
rw
rw
r0
r0
r0
r0
r0
r0
Table 16-7. ADC10MEM0 Register Description
Bit
Field
Type
Reset
Description
15-0
Conversion_Results
RW
undefined
The 10-bit conversion results are left justified, 2s-complement format. Bit 15 is
the MSB. Bits 5–0 are 0 in 10-bit mode, and bits 7–0 are 0 in 8-bit mode. This
data format is used if ADC10DF = 1. The data is stored in the right-justified
format and is converted to the left-justified 2s-complement format during read
back. Writing to the conversion memory register corrupts the results.
455
SLAU272C – May 2011 – Revised November 2013
ADC10_B Module
Copyright © 2011–2013, Texas Instruments Incorporated