
SNAS605AR – MARCH 2013 – REVISED DECEMBER 2015
Overview (continued)
9.1.11 0-Delay
The LMK0482x family supports two types of 0-delay.
1. Cascaded 0-delay
2. Nested 0-delay
Cascaded 0-delay mode establishes a fixed deterministic phase relationship of the phase of the PLL2 input clock
(OSCin) to the phase of a clock selected by the feedback mux. The 0-delay feedback may performed with an
internal feedback from CLKout6, CLKout8, SYSREF, or with an external feedback loop into the FBCLKin port as
selected by the FB_MUX. Because OSCin has a fixed deterministic phase relationship to the feedback clock,
OSCout will also have a fixed deterministic phase relationship to the feedback clock. In this mode PLL1 input
clock (CLKinX) also has a fixed deterministic phase relationship to PLL2 input clock (OSCin), this results in a
fixed deterministic phase relationship between all clocks from CLKinX to the clock outputs.
Nested 0-delay mode establishes a fixed deterministic phase relationship of the phase of the PLL1 input clock
(CLKinX) to the phase of a clock selected by the feedback mux. The 0-delay feedback may performed with an
internal feedback from CLKout6, CLKout8, SYSREF, or with an external feedback loop into the FBCLKin port as
selected by the FB_MUX.
Without using 0-delay mode there will be n possible fixed phase relationships from clock input to clock output
depending on the clock output divide value.
Using an external 0-delay feedback reduces the number of available clock inputs by one.
9.1.12 Status Pins
The LMK0482x provides status pins which can be monitored for feedback or in some cases used for input
depending upon device programming. For example:
•
The CLKin_SEL0 pin may indicate the LOS (loss-of-signal) for CLKin0.
•
The CLKin_SEL1 pin may be an input for selecting the active clock input.
•
The Status_LD1 pin may indicate if the device is locked.
•
The Status_LD2 pin may indicate if PLL2 is locked.
The status pins can be programmed to a variety of other outputs including PLL divider outputs, combined PLL
lock detect signals, PLL1 Vtune railing, readback, and so forth. Refer to the programming section of this data
sheet for more information.
Copyright © 2013–2015, Texas Instruments Incorporated
31
Product Folder Links: