
Registers
315
SPRUHI7A – December 2012 – Revised June 2016
Copyright © 2012–2016, Texas Instruments Incorporated
High-Definition Video Processing Subsystem (HDVPSS)
NOTE:
The block diagram and text sections of this chapter consistently use the instance numbering
for the VIP and GRPX submodules as VIP0/VIP1 and GRPX0/GRPX1/GRPX2. However, the
register sections use the numbering VIP1/VIP2 and GRPX1/GRPX2/GRPX3. The following
list is the convention for submodule naming to register control:
•
Submodule VIP0 is controlled by registers VIP1
•
Submodule VIP1 is controlled by registers VIP2
•
Submodule GRPX0 is controlled by registers GRPX1
•
Submodule GRPX1 is controlled by registers GRPX2
•
Submodule GRPX2 is controlled by registers GRPX3
Table 1-115. HDVPSS Registers
HDVPSS Submodule
Submodule Base Address
INTC
0000h
CLKC
0100h
CHR_US_P0
0300h
CHR_US_P1
0400h
CHR_US_P2
0500h
DEI
0600h
SC_1
0700h
CHR_US_AUX
0A00h
SC_2
0B00h
CSC_HD1
0C00h
CSC_SD
0D00h
VCOMP
0E00h
CSC_HD0
0F00h
SC_5
5000h
CIG
5100h
COMP
5200h
CSC_WB2
5300h
CHR_US_SEC0
5400h
CHR_US_SEC1
5480h
VIP_PARSER0
5500h
CSC_VIP0
5700h
SC_3
5800h
VIP_PARSER1
5A00h
CSC_VIP1
5C00h
SC_4
5D00h
SD_VENC
5E00h
HD_VENC_D_DVO1
6000h
HD_VENC_A_HDCOMP
8000h
HD_VENC_D_DVO2
A000h
NF
C200h
VPDMA
D000h