Registers
738
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
C28 Enhanced Pulse Width Modulator (ePWM) Module
Figure 7-83. Time-Base Status Register (TBSTS)
15
8
Reserved
R-0
7
3
2
1
0
Reserved
CTRMAX
SYNCI
CTRDIR
R-0
R/W1C-0
R/W1C-0
R-1
LEGEND: R/W = Read/Write; R = Read only; R/W1C = Read/Write 1 to clear; -
n
= value after reset
Table 7-33. Time-Base Status Register (TBSTS) Field Descriptions
Bit
Field
Value
Description
15:3
Reserved
Reserved
2
CTRMAX
Time-Base Counter Max Latched Status Bit
0
Reading a 0 indicates the time-base counter never reached its maximum value. Writing a 0 will
have no effect.
1
Reading a 1 on this bit indicates that the time-base counter reached the max value 0xFFFF. Writing
a 1 to this bit will clear the latched event.
1
SYNCI
Input Synchronization Latched Status Bit
0
Writing a 0 will have no effect. Reading a 0 indicates no external synchronization event has
occurred.
1
Reading a 1 on this bit indicates that an external synchronization event has occurred
(EPWMxSYNCI). Writing a 1 to this bit will clear the latched event.
0
CTRDIR
Time-Base Counter Direction Status Bit. At reset, the counter is frozen; therefore, this bit has no
meaning. To make this bit meaningful, you must first set the appropriate mode via
TBCTL[CTRMODE].
0
Time-Base Counter is currently counting down.
1
Time-Base Counter is currently counting up.
Figure 7-84. High-Resolution Period Control Register (HRPCTL)
15
8
Reserved
R-0
7
3
2
1
0
Reserved
TBPHSHR
LOADE
Reserved
HRPE
R-0
R/W-0
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
(1)
This register is EALLOW protected.
(2)
This register is used with Type 1 ePWM modules (support high-resolution period) only.
Table 7-34. High-Resolution Period Control Register (HRPCTL) Field Descriptions
Bit
Field
Value
Description
(1) (2)
15-3
Reserved
Reserved