System Control Registers
284
SPRUH22I – April 2012 – Revised November 2019
Copyright © 2012–2019, Texas Instruments Incorporated
System Control and Interrupts
Table 1-178. CTOMIPCCLR Register Field Descriptions
Bit
Field
Value
Description
31
IPC32
0
CTOMIPCCLR Flag 32. C28 to M3 core IPC flag 32 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers
30
IPC31
0
CTOMIPCCLR Flag 31. C28 to M3 core IPC flag 31 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
29
IPC30
0
CTOMIPCCLR Flag 30. C28 to M3 core IPC flag 30 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
28
IPC29
0
CTOMIPCCLR Flag 29. C28 to M3 core IPC flag 29 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
27
IPC28
0
CTOMIPCCLR Flag 28. C28 to M3 core IPC flag 28 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
26
IPC27
0
CTOMIPCCLR Flag 27. C28 to M3 core IPC flag 27 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
25
IPC26
0
CTOMIPCCLR Flag 26. C28 to M3 core IPC flag 26 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
24
IPC25
0
CTOMIPCCLR Flag 25. C28 to M3 core IPC flag 25 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
23
IPC24
0
CTOMIPCCLR Flag 24. C28 to M3 core IPC flag 24 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
22
IPC23
0
CTOMIPCCLR Flag 23. C28 to M3 core IPC flag 23 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
21
IPC22
0
CTOMIPCCLR Flag 22. C28 to M3 core IPC flag 22 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
20
IPC21
0
CTOMIPCCLR Flag 21. C28 to M3 core IPC flag 21clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
19
IPC20
0
CTOMIPCCLR Flag 20. C28 to M3 core IPC flag 20 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
18
IPC19
0
CTOMIPCCLR Flag 19. C28 to M3 core IPC flag 19 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
17
IPC18
0
CTOMIPCCLR Flag 18. C28 to M3 core IPC flag 18 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
16
IPC17
0
CTOMIPCCLR Flag 17. C28 to M3 core IPC flag 17 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
15
IPC16
0
CTOMIPCCLR Flag 16. C28 to M3 core IPC flag 16 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers
14
IPC15
0
CTOMIPCCLR Flag 15. C28 to M3 core IPC flag 15 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
13
IPC14
0
CTOMIPCCLR Flag 14. C28 to M3 core IPC flag 14 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.
12
IPC13
0
CTOMIPCCLR Flag 13. C28 to M3 core IPC flag 13 clear. If a bit is cleared by writing a ‘1’ then the
corresponding bit in CTOMIPCFLG is cleared. The status of this bit is not readable in this register –
it is readable in the CTOMIPCFLG and STS registers.