![Texas Instruments Boomer LM49360 Скачать руководство пользователя страница 62](http://html1.mh-extra.com/html/texas-instruments/boomer-lm49360/boomer-lm49360_user-manual_1094195062.webp)
TABLE 19. THRES
Bank 0: CONFIG = Z (0x1Bh)
Bank 1: CONFIG = H (0x2Bh)
Bank 2: CONFIG = L (0x3Bh)
Bits
Field
Description
3:0
UVLO_VSEL
Input on PV
DD
.
The PVDD voltage level is monitored and if it falls below this value, the PMU will enter
into the STANDBY state.
UVLO_VSEL
PVDD (V)
UVLO_VSEL
PVDD (V)
0000
2.3
1000
2.7
0001
2.35
1001
2.75
0010
2.4
1010
2.8
0011
2.45
1011
2.85
0100
2.5
1100
2.9
0101
2.55
1101
2.95
0110
2.6
1110
3
0111
2.65
1111
3.05
5:4
TIMESTEP
TIMESTEP
Time per Step
(microseconds)
00
8
01
64
10
128
11
256
6
RESERVED
Reserved bit, this bit must remain cleared.
7
LDO7_PD
If set, the LDO7 output will be pulled down by a 300
Ω
resistor when the LDO is disabled,
speeding the discharge of attached decoupling capacitors.
TABLE 20. PLDWN
Bank 0: CONFIG = Z (0x1Ch)
Bank 1: CONFIG = H (0x2Ch)
Bank 2: CONFIG = L (0x3Ch)
Bits
Field
Description
0
BK1_PD
If set, the Buck1 output will be pulled down by a 300
Ω
resistor when disabled.
1
BK2_PD
If set, the Buck2 output will be pulled down by a 300
Ω
resistor when disabled.
2
LDO1_PD
If set, the LDO1 output will be pulled down by a 300
Ω
resistor when disabled.
3
LDO2_PD
If set, the LDO2 output will be pulled down by a 300
Ω
resistor when disabled.
4
LDO3_PD
If set, the LDO3 output will be pulled down by a 300
Ω
resistor when disabled.
5
LDO4_PD
If set, the LDO4 output will be pulled down by a 300
Ω
resistor when disabled.
6
LDO5_PD
If set, the LDO5 output will be pulled down by a 300
Ω
resistor when disabled.
7
LDO6_PD
If set, the LDO6 output will be pulled down by a 300
Ω
resistor when disabled.
TABLE 21. OVR
Bank 0: CONFIG = Z (0x1Dh)
Bank 1: CONFIG = H (0x2Dh)
Bank 2: CONFIG = L (0x3Dh)
This sets the Function of OVR pin mode. If all are zero only Buck2 is enabled by the pin (this pin always forces Buck2 on). Other
outputs can be set by setting the relevant bit here.
Bits
Field
Description
0
BK1_OVR
If set, the Buck 1 output is enabled when OVR is set.
1
LDO1_OVR
If set, the LDO 1 output is enabled when OVR is set.
2
LDO2_OVR
If set, the LDO 2 output is enabled when OVR is set.
3
LDO3_OVR
If set, the LDO 3 output is enabled when OVR is set.
61
www.ti.com
LM49360
Содержание Boomer LM49360
Страница 3: ...5 0 LM49360 Overview 301282h8 FIGURE 1 LM49360 Block Diagram www ti com 2 LM49360...
Страница 4: ...6 0 Typical Application 30128211 FIGURE 2 Sub PMU System Diagram 3 www ti com LM49360...
Страница 5: ...30128216 FIGURE 3 AP PMU System Diagram www ti com 4 LM49360...
Страница 16: ...301282h9 FIGURE 4 PMU State Machine 15 www ti com LM49360...
Страница 68: ...30128213 FIGURE 20 Internal Clock Network 67 www ti com LM49360...
Страница 89: ...301282i1 FIGURE 28 Timing for I2S Master 301282i2 FIGURE 29 Timing for I2S Slave www ti com 88 LM49360...
Страница 128: ...40 0 Schematic Diagram 30128220 FIGURE 36 Demo Board Schematic 127 www ti com LM49360...
Страница 129: ...30128245 FIGURE 37 Demo Board Schematic www ti com 128 LM49360...
Страница 130: ...41 0 Demonstration Board Layout 30128243 FIGURE 38 Top Silkscreen 30128244 FIGURE 39 Top Layer 129 www ti com LM49360...
Страница 131: ...30128238 FIGURE 40 Inner Layer 2 30128239 FIGURE 41 Inner Layer 3 www ti com 130 LM49360...
Страница 132: ...30128240 FIGURE 42 Inner Layer 4 30128241 FIGURE 43 Inner Layer 5 131 www ti com LM49360...
Страница 133: ...30128231 FIGURE 44 Bottom Layer 30128242 FIGURE 45 Bottom Silkscreen www ti com 132 LM49360...
Страница 136: ...Notes 135 www ti com LM49360...