![Texas Instruments Boomer LM49360 Скачать руководство пользователя страница 52](http://html1.mh-extra.com/html/texas-instruments/boomer-lm49360/boomer-lm49360_user-manual_1094195052.webp)
TABLE 3. Nonzero I
2
C Default Registers
Address
Register
Default Data Value
0x02h
PMC_CLK_DIV
0x50h
0x30h
DAC_BASIC
0x02h
0x31h
DAC_CLOCK
0x03h
0x84h
ADC_ALC_4
0x0Ah
0x85h
ADC_ALC_5
0x0Ah
0x86h
ADC_ALC_6
0x0Ah
0x87h
ADC_ALC_7
0x1Fh
0x89h
ADC_L_LEVEL
0x33h
0x8Ah
ADC_R_LEVEL
0x33h
0xA3h
DAC_ALC_4
0x0Ah
0xA4h
DAC_ALC_5
0x0Ah
0xA5h
DAC_ALC_6
0x0Ah
0xA6h
DAC_ALC_7
0x33h
0xA8h
DAC_L_LEVEL
0x33h
0xA9h
DAC_R_LEVEL
0x33h
0xF0h
RESET
0x02h
TABLE 4. 0x00h PMU Setup
Bits
Field
Description
4:0
RSVD
Reserved
6:5
FORCE
_ENABLE
This determines the startup mode of the LM49360.
FORCE_ENABLE
MODE
00
Selected by the CONFIG pin
01
Force Bank 0 (CAM)
10
Force Bank 1 (SUB_PMU)
11
Force Bank 2 (AP_PMU)
7
SWOVR
If SWOVR (Software Override) is set, it allows PMU outputs to be enabled under I
2
C control of the
SWOVR (Software Override) bits in I
2
C registers SWOVR 1 (0x06h) and SWOVR 2 (0x07h)
TABLE 5. NV BANK (0x01h)
Bits
Field
Description
7:0
RSVD
Reserved
24.0 Sleep Enables
TABLE 6. SLEEP 1 (0x02h)
Bits
Field
Description
0
BK1_SLEEP
If set, Buck 1 is set to sleep state.
1
BK2_SLEEP
If set, Buck 2 is set to sleep state.
2
LDO1_SLEEP If set, LDO 1 is set to sleep state.
3
LDO2_SLEEP If set, LDO 2 is set to sleep state.
4
LDO3_SLEEP If set, LDO 3 is set to sleep state.
5
LDO4_SLEEP If set, LDO 4 is set to sleep state.
6
LDO5_SLEEP If set, LDO 5 is set to sleep state.
7
LDO6_SLEEP If set, LDO 6 is set to sleep state.
51
www.ti.com
LM49360
Содержание Boomer LM49360
Страница 3: ...5 0 LM49360 Overview 301282h8 FIGURE 1 LM49360 Block Diagram www ti com 2 LM49360...
Страница 4: ...6 0 Typical Application 30128211 FIGURE 2 Sub PMU System Diagram 3 www ti com LM49360...
Страница 5: ...30128216 FIGURE 3 AP PMU System Diagram www ti com 4 LM49360...
Страница 16: ...301282h9 FIGURE 4 PMU State Machine 15 www ti com LM49360...
Страница 68: ...30128213 FIGURE 20 Internal Clock Network 67 www ti com LM49360...
Страница 89: ...301282i1 FIGURE 28 Timing for I2S Master 301282i2 FIGURE 29 Timing for I2S Slave www ti com 88 LM49360...
Страница 128: ...40 0 Schematic Diagram 30128220 FIGURE 36 Demo Board Schematic 127 www ti com LM49360...
Страница 129: ...30128245 FIGURE 37 Demo Board Schematic www ti com 128 LM49360...
Страница 130: ...41 0 Demonstration Board Layout 30128243 FIGURE 38 Top Silkscreen 30128244 FIGURE 39 Top Layer 129 www ti com LM49360...
Страница 131: ...30128238 FIGURE 40 Inner Layer 2 30128239 FIGURE 41 Inner Layer 3 www ti com 130 LM49360...
Страница 132: ...30128240 FIGURE 42 Inner Layer 4 30128241 FIGURE 43 Inner Layer 5 131 www ti com LM49360...
Страница 133: ...30128231 FIGURE 44 Bottom Layer 30128242 FIGURE 45 Bottom Silkscreen www ti com 132 LM49360...
Страница 136: ...Notes 135 www ti com LM49360...