Ethernet Subsystem Registers
Table 14-188. CPSW_SL REGISTERS
Offset
Acronym
Register Name
Section
0h
IDVER
CPGMAC_SL ID/VERSION REGISTER
4h
MACCONTROL
CPGMAC_SL MAC CONTROL REGISTER
8h
MACSTATUS
CPGMAC_SL MAC STATUS REGISTER
Ch
SOFT_RESET
CPGMAC_SL SOFT RESET REGISTER
10h
RX_MAXLEN
CPGMAC_SL RX MAXIMUM LENGTH REGISTER
14h
BOFFTEST
CPGMAC_SL BACKOFF TEST REGISTER
18h
RX_PAUSE
CPGMAC_SL RECEIVE PAUSE TIMER REGISTER
1Ch
TX_PAUSE
CPGMAC_SL TRANSMIT PAUSE TIMER REGISTER
20h
EMCONTROL
CPGMAC_SL EMULATION CONTROL REGISTER
24h
RX_PRI_MAP
CPGMAC_SL RX PKT PRIORITY TO HEADER
PRIORITY MAPPING REGISTER
28h
TX_GAP
TRANSMIT INTER-PACKET GAP REGISTER
1411
SPRUH73H – October 2011 – Revised April 2013
Ethernet Subsystem
Copyright © 2011–2013, Texas Instruments Incorporated