
TAMC900 User Manual Issue 2.0.1
Page 56 of 71
13.2.8 Crosspoint Switch Control Register (Address 0x10)
Bit
Symbol
Description
Access
Reset
Value
7
OUT3_
SEL1
R/W 0
6
OUT3_
SEL0
Clock Select for ADC 4 to 7:
00 = Clock input 0 : SW_CLK0 (100MHz PCIe Ref-Clock)
01 = Clock input 1 : EXT_CLK2
10 = Clock input 2 : EXT_CLK1
11 = Clock input 3 : EXT_CLK0
R/W 0
5
OUT2_
SEL1
R/W 0
4
OUT2_
SEL0
Clock Select for ADC 0 to 3:
00 = Clock input 0 : SW_CLK0 (100MHz PCIe Ref-Clock)
01 = Clock input 1 : EXT_CLK2
10 = Clock input 2 : EXT_CLK1
11 = Clock input 3 : EXT_CLK0
R/W 0
3
OUT1_
SEL1
R/W 0
2
OUT1_
SEL0
Clock Select for FPGA_CLK_IN1:
00 = Clock input 0 : SW_CLK0 (100MHz PCIe Ref-Clock)
01 = Clock input 1 : EXT_CLK2
10 = Clock input 2 : EXT_CLK1
11 = Clock input 3 : EXT_CLK0
R/W 0
1
OUT0_
SEL1
R/W 0
0
OUT0_
SEL0
Clock Select for FPGA_CLK_IN0:
00 = Clock input 0 : SW_CLK0 (100MHz PCIe Ref-Clock)
01 = Clock input 1 : EXT_CLK2
10 = Clock input 2 : EXT_CLK1
11 = Clock input 3 : EXT_CLK0
R/W 0
Table 13-9: Crosspoint Switch Control Register (Address 0x10)