
TAMC900 User Manual Issue 2.0.1
Page 53 of 71
13.2.1 ADC x Control Register (Address 0x00 to 0x07)
Bit
Symbol
Description
Access
Reset
Value
7
-
reserved for future use
R
0
6
-
reserved for future use
R
0
5 OF Output
Format
0 = offset binary output format
1 = 2’s complement output format
R/W 0
4
CDCS
Clock Duty Cycle Stabilizer
0 = OFF
1 = ON
R/W 0
3
-
reserved for future use
R
0
2
-
reserved for future use
R
0
1 SHDN
ADC
Shutdown
0 = normal operation
1 = shutdown corresponding ADC
R/W 1
0
OE
ADC output Enable (enables the digital outputs of the ADC)
0 = output disable
1 = output enable
R/W 0
Table 13-2: ADC x Control Register (Address 0x00 to 0x07)
13.2.2 SiCA Input Register 1 (Address 0x08)
Bit
Symbol
Description
Access
Reset
Value
7 I_SiCA15
R
-
6 I_SiCA14
R
-
5 I_SiCA13
R
-
4 I_SiCA12
R
-
3 I_SiCA11
R
-
2 I_SiCA10
R
-
1 I_SiCA9
R
-
0 I_SiCA8
Displays the value of the corresponding SiCA general
purpose pin. Value after reset depends on the SiCA.
R -
Table 13-3: SiCA Input Register 1 (Address 0x08)