
DE10-Agilex
User Manual
146
www.terasic.com
January 29,
2021
Figure 7-22 Screenshot of DDR4-D SOSIMM Memory DMA Test Result
15. Type 99 followed by the ENTER key to exit this test program.
Development Tools
Quartus Prime 20.2 Pro Edition
Visual C++ 2019
Demonstration Source Code Location
Quartus Project: Demonstrations\PCIE_DDR4
Visual C++ Project: Demonstrations\PCIe_SW_KIT\Windows\PCIe_DDR4
FPGA Application Design
shows the system block diagram in the FPGA system. In the
Platform
Designer
(formerly Qsys), the PIO controller is used to control the LED and monitor
the Button Status, and the On-Chip memory is used for performing DMA testing. The
PIO controllers and the On-Chip memory are connected to the PCI Express Hard IP
Содержание DE10-Agiles
Страница 1: ...DE10 Agilex User Manual 1 www terasic com January 29 2021 1 1 Q...
Страница 150: ...DE10 Agilex User Manual 150 www terasic com January 29 2021...
Страница 171: ...DE10 Agilex User Manual 171 www terasic com January 29 2021...
Страница 180: ...DE10 Agilex User Manual 180 www terasic com January 29 2021 Figure 9 10 Launch the System Console for Ethernet 100G Demo...
Страница 207: ...DE10 Agilex User Manual 207 www terasic com January 29 2021 Figure 10 22 Export the log file in csv format...