
Teledyne
LeCroy
Recording
Options
Setup
58
Kibra
DDR
Protocol
Analyzer
User
Manual
Note:
When
an
MRS
occurs
that
changes
parameters
that
can
effect
Timing
Violations,
there
is
often
a
JEDEC
‐
specified
delay
in
some
number
of
clocks
before
that
new
timing
value
is
applied.
The
Timing
Violation
checking
in
Kibra
cannot
adjust
to
that
delay
in
time
automatically,
so
it
is
possible
in
rare
cases
for
a
trigger
on
this
violation
to
be
missed,
or
for
it
to
fire
erroneously.
The
software
analysis
of
this
situation
will
correctly
identify
this
violation,
since
it
can
easily
incorporate
this
prescribed
delay
Protocol Violation Trigger
The
following
Protocol
Violation
Triggers
are
supported.
Hover
the
mouse
over
the
options
to
display
a
tooltip
providing
a
description
of
the
options.
ACT
‐
“Activate”
command
in
all
states
except
“Idle”.
An
Activate
command
is
detected
to
a
Bank
that
was
already
Activated.
RD/WR
‐
“Read”
or
“Write”
commands
in
all
states
except
“Active”.
The
"Read
or
Write"
Command
is
detected
for
a
Bank
that
was
not
Activated.
Invalid
Command
‐
Invalid
commands.
A
command
is
detected
before
a
valid
Clock
signal
was
received.
SRE
‐
“Self
Refresh
Enter”
command
in
all
states
except
“Idle”.
Self
Refresh
Enter
occurred
before
all
banks
were
Idle.
RDA/WRA
‐
“Read
Auto”
or
“Write
Auto”
commands
in
all
states
except
“Active”.
The
"Read
Auto"
or
"Write
Auto"
Command
is
detected
for
a
Bank
that
was
not
Activated.
Adjacent
CS
assertion
‐
“Chip
Select”
is
asserted
for
more
than
one
DDR
clock
cycle
as
defined
by
the
timing
mode
parameter
setting.
REF/MRS
‐
“Refresh”
or
“Mode
Register
Setting”
commands
in
all
states
except
“Idle”.
An
MRS
Command
occurred
before
all
banks
were
idle.
ZQCL/ZQCS
‐
“ZQ
Calibration
Long”
or
“ZQ
Calibration
Short”
commands
in
all
states
except
“Idle”.
A
ZQCL
or
ZQCS
command
occurred
before
all
banks
were
idle.
Parity
Error
‐
Parity
Error
(DDR4
Only):
Triggers
on
the
occurrence
of
a
Parity
Error.
C/A
parity
error
is
determined
by
calculating
parity
on
command/address
lines
and
comparing
that
value
with
"Parity"
signal
value.
This
trigger
is
only
enabled
when
user
enables
"C/A
Parity
Latency
Mode"
setting
in
memory
con
‐
troller
section.
Figure 2.25: Protocol Violation Trigger Settings
Note:
Hold
mouse
over
fields
to
display
tooltips.
Tooltip
Содержание Kibra DDR
Страница 10: ...Teledyne LeCroy Contents 8 Kibra DDR Protocol Analyzer User Manual ...
Страница 46: ...Teledyne LeCroy Recording Options Setup 44 Kibra DDR Protocol Analyzer User Manual Figure 2 13 SPD Information ...
Страница 76: ...Teledyne LeCroy Preferences 74 Kibra DDR Protocol Analyzer User Manual Figure 2 45 General Dialog ...
Страница 83: ...Kibra DDR Protocol Analyzer User Manual 81 Preferences Teledyne LeCroy Figure 2 51 Bank State View Dialog ...
Страница 100: ...Teledyne LeCroy Help 98 Kibra DDR Protocol Analyzer User Manual Figure 2 72 License Information Dialog ...
Страница 101: ...Kibra DDR Protocol Analyzer User Manual 99 Help Teledyne LeCroy Figure 2 73 Shortcut List ...
Страница 119: ...Kibra DDR Protocol Analyzer User Manual 117 Waveform View Teledyne LeCroy Figure 3 21 Edit Markers Dialog ...
Страница 124: ...Teledyne LeCroy Waveform View 122 Kibra DDR Protocol Analyzer User Manual Figure 3 27 Find Dialog Read Write Address ...
Страница 125: ...Kibra DDR Protocol Analyzer User Manual 123 Waveform View Teledyne LeCroy Figure 3 28 Find Dialog Generic Signal Values ...
Страница 126: ...Teledyne LeCroy Waveform View 124 Kibra DDR Protocol Analyzer User Manual Figure 3 29 Find Dialog Protocol Violations ...
Страница 127: ...Kibra DDR Protocol Analyzer User Manual 125 Waveform View Teledyne LeCroy Figure 3 30 Find Dialog Timing Violations ...
Страница 168: ...Teledyne LeCroy 166 Kibra DDR Protocol Analyzer User Manual ...
Страница 170: ...Teledyne LeCroy 168 Kibra DDR Protocol Analyzer User Manual ...