
137
Synopsys, Inc.
Version 6323-018
May 2017
Appendix C
This appendix describes all features of the core configurations available in the AXC003
Processor FPGA.
C.1
Detailed Core Configurations
Configuration
Option
Description
HS36
HS38x2
Cluster
Cluster
Cluster component
+
+
cluster_id
CLUSTER_ID auxiliary register
0
0
pipeline_ibps
Place pipeline registers on internal busses
within the cluster to assist timing closure at
high frequency
false
false
CPUisle
arc_num
Processor number as read back in the
ARCNUM
5
0
instances
The number of instantiations of this core
1
2
ARCv2HS
halt_on_reset
The core is halted initially on reset
true
true
byte_order
The endianness of the core
little
little
atomic_option
Enables the LLOCK/SCOND instructions
true
true
div_rem_option
Adds non-blocking multi-cycle implementation
of integer divide/remainder functions
radix4_
enhanced
radix4_
enhanced
mpy_option
The multiplier ISA option
plus_qmacw plus_qmac
w
stack_checking
A mechanism for checking stack accesses
true
true
ll64_option
Support for load and store instructions that
transfer register pairs to/from memory
true
true
intvbase_preset
The upper 22 bits of the interrupt vector base
configuration register
0
0