DocID018909 Rev 11
RM0090
Flexible memory controller (FMC)
1669
37.8
FMC register map
The following table summarizes the FMC registers.
Bits 2:1
MODE
S
1[1:0]:
Status Mode for Bank 1
This bit defines the Status Mode of SDRAM Bank 1.
00: Normal Mode
01: Self-refresh mode
10: Power-down mode
Bit 0
RE:
Refresh error flag
0: No refresh error has been detected
1: A refresh error has been detected
An interrupt is generated if REIE = 1 and RE = 1
Table 292. FMC register map
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0x00
FMC_BCR1
Reserved
CCLK
E
N
CB
U
R
S
T
R
W
CPSI
ZE[
2
:0
]
AS
YNCW
AI
T
EX
TMOD
WA
IT
E
N
WREN
WA
IT
C
F
G
WRAPMOD
WA
IT
P
O
L
BU
R
S
T
E
N
Reser
ve
d
F
A
CCEN
M
W
ID[
1
:0
]
MTYP
[1:
0
]
MUXE
N
MBK
E
N
0x08
FMC_BCR2
Reserved
CB
UR
S
T
R
W
CPSI
ZE[
2
:0
]
AS
YNCW
AI
T
EX
TMOD
WA
IT
E
N
WREN
WA
IT
C
F
G
WRAPMOD
WA
IT
P
O
L
BU
R
S
TE
N
Reser
ve
d
F
A
CCEN
M
W
ID[
1
:0
]
MTYP
[1:
0
]
MUXE
N
MBK
E
N
0x10
FMC_BCR3
Reserved
CB
UR
S
T
R
W
CPSI
ZE[
2
:0
]
AS
YNCW
AI
T
EX
TMOD
WA
IT
E
N
WREN
WA
IT
C
F
G
WRAPMO
D
WA
IT
P
O
L
BU
R
S
TE
N
Reser
ve
d
F
A
CCEN
M
W
ID[
1
:0
]
MTYP
[1:
0
]
MUX
E
N
MBK
E
N
0x18
FMC_BCR4
Reserved
CB
UR
S
T
R
W
CPSI
ZE[
2
:0
]
AS
YNCW
A
IT
EX
TM
O
D
WA
IT
E
N
WREN
WA
IT
C
F
G
WRAPMO
D
WA
IT
P
O
L
BU
R
S
TE
N
Reser
ve
d
FA
CCEN
MWI
D
[1
:0]
MTYP
[1:
0
]
MUX
E
N
MBK
E
N
0x04
FMC_BTR1
Res.
A
C
CMO
D
[1
:0
DATLAT[3:0]
CLKDIV[3:0] BUSTURN[3:0]
DATAST[7:0]
ADDHLD[3:0] ADDSET[3:0]
0x0C
FMC_BTR2
Res.
A
CCM
OD
[1
:0
DATLAT[3:0]
CLKDIV[3:0] BUSTURN[3:0]
DATAST[7:0]
ADDHLD[3:0] ADDSET[3:0]
0x14
FMC_BTR3
Res.
A
CCM
O
D
[1
:0
DATLAT[3:0]
CLKDIV[3:0] BUSTURN[3:0]
DATAST[7:0]
ADDHLD[3:0] ADDSET[3:0]
0x1C
FMC_BTR4
Res.
A
CCMOD[1
:0
DATLAT[3:0]
CLKDIV[3:0] BUSTURN[3:0]
DATAST[7:0]
ADDHLD[3:0] ADDSET[3:0]
0x104
FMC_BWTR1
Res.
A
CCM
OD[
1
:0
Res.
BUSTURN[3:0]
DATAST[7:0]
ADDHLD[3:0] ADDSET[3:0]