
DocID018909 Rev 11
RM0090
Flexible memory controller (FMC)
1669
Mode 1 - SRAM/PSRAM (CRAM)
The next figures show the read and write transactions for the supported modes followed by
the required configuration of FMC _BCRx, and FMC_BTRx/FMC_BWTRx registers.
Figure 456. Mode1 read access waveforms
Figure 457. Mode1 write access waveforms
!;=
./%
!$$3%4
$!4!34
-EMORYTRANSACTION
.%X
$;=
(#,+CYCLES
(#,+CYCLES
.7%
.",;=
DATADRIVEN
BYMEMORY
-36
(IGH
!;=
./%
!$$3%4
$!4!34
-EMORYTRANSACTION
.%X
$;=
(#,+CYCLES
(#,+CYCLES
.7%
.",;=
DATADRIVENBY&3-#
-36
(#,+