DocID025202 Rev 7
532/1080
RM0365
Advanced-control timers (TIM1)
549
20.4.9 TIM1
capture/compare
enable register (TIMx_CCER)
Address offset: 0x20
Reset value: 0x0000 0000
Bits 7:4
IC3F
:
Input capture 3 filter
Bits 3:2
IC3PSC
:
Input capture 3 prescaler
Bits 1:0
CC3S
: Capture/compare 3 selection
This bit-field defines the direction of the channel (input/output) as well as the used input.
00: CC3 channel is configured as output
01: CC3 channel is configured as input, IC3 is mapped on TI3
10: CC3 channel is configured as input, IC3 is mapped on TI4
11: CC3 channel is configured as input, IC3 is mapped on TRC. This mode is working only if
an internal trigger input is selected through TS bit (TIMx_SMCR register)
Note: CC3S bits are writable only when the channel is OFF (CC3E = ‘0’ in TIMx_CCER).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
CC6P
CC6E
Res.
Res.
CC5P
CC5E
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
CC4NP
Res.
CC4P
CC4E CC3NP CC3NE CC3P
CC3E CC2NP CC2NE CC2P
CC2E CC1NP CC1NE CC1P
CC1E
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits 31:22 Reserved, must be kept at reset value.
Bit 21
CC6P
: Capture/Compare 6 output polarity
Refer to CC1P description
Bit 20
CC6E
: Capture/Compare 6 output enable
Refer to CC1E description
Bits 19:18 Reserved, must be kept at reset value.
Bit 17
CC5P
: Capture/Compare 5 output polarity
Refer to CC1P description
Bit 16
CC5E
: Capture/Compare 5 output enable
Refer to CC1E description
Bit 15
CC4NP
: Capture/Compare 4 complementary output polarity
Refer to CC1NP description
Bit 14 Reserved, must be kept at reset value.
Bit 13
CC4P
: Capture/Compare 4 output polarity
Refer to CC1P description
Bit 12
CC4E
: Capture/Compare 4 output enable
Refer to CC1E description
Bit 11
CC3NP
: Capture/Compare 3 complementary output polarity
Refer to CC1NP description
Bit 10
CC3NE
: Capture/Compare 3 complementary output enable
Refer to CC1NE description