DocID025202 Rev 7
392/1080
RM0365
Analog-to-digital converters (ADC)
392
Section 3.2.2: Memory map and register boundary addresses
for the register
boundary addresses.
Table 98. ADC register map and reset values (master and slave ADC
common registers) offset =0x300, x=1 or 34)
Offset
Register
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
0x00
ADCx_CSR
Res.
Res.
Res.
Res.
Res.
JQO
V
F_SL
V
A
W
D3_S
LV
A
W
D2_S
LV
A
W
D1_S
LV
JEO
S
_SL
V
JE
OC
_S
LV
OVR_S
LV
E
O
S_
SL
V
EOC_S
LV
EOS
M
P_S
LV
ADRDY_
S
LV
Res.
Res.
Res.
Res.
Res.
JQ
OV
F_
M
S
T
AW
D
3
_M
S
T
AW
D
2
_M
S
T
AW
D
1
_M
S
T
JE
OS_
M
ST
JE
O
C
_MST
OVR_
MST
EOS
_
MST
EOC_
MST
EO
SMP_MS
T
AD
R
D
Y_
M
S
T
slave ADC2
master ADC1
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x04
Reserved
Res.
0x08
ADCx_CCR
Res.
Res.
Res.
Res.
Res.
Res.
Res.
VB
A
T
E
N
TS
EN
V
R
EFEN
Res.
Res.
Res.
Res.
CKMODE[1:0
]
MDMA
[1:
0
]
DM
A
C
FG
Res.
DELAY[3:0]
Res.
Res.
Res.
DUAL[4:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0x0C
ADCx_CDR
RDATA_SLV[15:0]
RDATA_MST[15:0]
Reset value
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0