
Advanced-control timer (TIM1)
RM0453
728/1454
RM0453 Rev 2
Figure 131. Counter timing diagram, internal clock divided by 1
Figure 132. Counter timing diagram, internal clock divided by 2
00
02
03
04
05
06
07
32
33
34
35
36
31
MS31078V2
CK_PSC
CNT_EN
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter overflow
Update interrupt flag
(UIF)
01
MS31079V2
CK_PSC
CNT_EN
Timerclock = CK_CNT
Counter register
Update event (UEV)
Counter overflow
Update interrupt flag
(UIF)
0034
0035
0036
0000
0001
0002
0003