
RM0453 Rev 2
515/1454
RM0453
Extended interrupts and event controller (EXTI)
523
16.6.4
EXTI pending register (EXTI_PR1)
Address offset: 0x00C
Reset value: 0x0000 0000
Contains only register bits for configurable events.
Bits 31:23 Reserved, must be kept at reset value.
Bit 22
SWI22:
Software interrupt on line 22
A software interrupt is generated independently from the setting in EXTI_RTSR and
EXTI_FTSR. This bit always returns 0 when read.
0: Writing 0 has no effect.
1: Writing 1 to this bit triggers an event on line 22.
This bit is automatically cleared by hardware.
Bit 21
SWI21:
Software interrupt on line 21
Bits 20:17 Reserved, must be kept at reset value.
Bit 16
SWI16:
Software interrupt on line 16
Bit 15
SWI15:
Software interrupt on line 15
Bit 14
SWI14:
Software interrupt on line 14
Bit 13
SWI13:
Software interrupt on line 13
Bit 12
SWI12:
Software interrupt on line 12
Bit 11
SWI11:
Software interrupt on line 11
Bit 10
SWI10:
Software interrupt on line 10
Bit 9
SWI9:
Software interrupt on line 9
Bit 8
SWI8:
Software interrupt on line 8
Bit 7
SWI7:
Software interrupt on line 7
Bit 6
SWI6:
Software interrupt on line 6
Bit 5
SWI5:
Software interrupt on line 5
Bit 4
SWI4:
Software interrupt on line 4
Bit 3
SWI3:
Software interrupt on line 3
Bit 2
SWI2:
Software interrupt on line 2
Bit 1
SWI1:
Software interrupt on line 1
Bit 0
SWI0:
Software interrupt on line 0
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
PIF22
PIF21
Res.
Res.
Res.
Res.
PIF16
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
PIF15
PIF14
PIF13
PIF12
PIF11
PIF10
PIF9
PIF8
PIF7
PIF6
PIF5
PIF4
PIF3
PIF2
PIF1
PIF0
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw