
Debug support (DBG)
RM0453
1416/1454
RM0453 Rev 2
38.12.5 DBGMCU CPU1 APB1 peripheral freeze register 2
(DBGMCU_APB1FZR2)
Address offset: 0x044
Reset value: 0x0000 0000
Bit 31
DBG_LPTIM1_STOP:
LPTIM1 stop in CPU2 debug
0: Normal operation. LPTIM1 continues to operate while CPU2 is in debug mode.
1: Stop in debug. LPTIM1 is frozen while CPU2 is in debug mode.
Bits 30:24 Reserved, must be kept at reset value.
Bit 23
DBG_I2C3_STOP:
I2C3 SMBUS timeout stop in CPU2 debug
0: Normal operation. I2C3 SMBUS timeout continues to operate while CPU2 is in debug
mode.
1: Stop in debug. I2C3 SMBUS timeout is frozen while CPU2 is in debug mode.
Bit 22
DBG_I2C2_STOP:
I2C2 SMBUS timeout stop in CPU2 debug
0: Normal operation. I2C2 SMBUS timeout continues to operate while CPU2 is in debug
mode.
1: Stop in debug. I2C2 SMBUS timeout is frozen while CPU2 is in debug mode.
Bit 21
DBG_I2C1_STOP:
I2C1 SMBUS timeout stop in CPU2 debug
0: Normal operation. I2C1 SMBUS timeout continues to operate while CPU2 is in debug
mode.
1: Stop in debug. I2C1 SMBUS timeout is frozen while CPU2 is in debug mode.
Bits 20:13 Reserved, must be kept at reset value.
Bit 12
DBG_IWDG_STOP:
IWDG stop in CPU2 debug
0: Normal operation. IWDG continues to operate while CPU2 is in debug mode.
1: Stop in debug. IWDG is frozen while CPU2 is in debug mode.
Bit 11 Reserved, must be kept at reset value.
Bit 10
DBG_RTC_STOP:
RTC stop in CPU2 debug
0: Normal operation. RTC continues to operate while CPU2 is in debug mode.
1: Stop in debug. RTC is frozen while CPU2 is in debug mode.
Bits 9:1 Reserved, must be kept at reset value.
Bit 0
DBG_TIM2_STOP:
TIM2 stop in CPU2 debug
0: Normal operation. TIM2 continues to operate while CPU2 is in debug mode.
1: Stop in debug. TIM2 is frozen while CPU2 is in debug mode.
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
DBG_
LPTIM3
_STOP
DBG_
LPTIM2
_STOP
Res.
Res.
Res.
Res.
Res.
rw
rw