
Debug support (DBG)
RM0453
1412/1454
RM0453 Rev 2
for the register boundary addresses.
38.12
Microcontroller debug unit (DBGMCU)
DBGMCU is a component containing a number of registers that control the power and clock
behavior in debug mode. It allows the debugger (or the debug software) to perform the
following tasks:
•
Maintain the clock and power to the processor cores when in low-power modes (Sleep,
Stop or Standby).
•
Maintain the clock and power to the system debug and trace components when in
low-power modes.
•
Stop the clock to certain peripherals (such as watchdogs, timers, RTC) when either
processor core is stopped in debug mode.
DBGMCU registers are not reset by a system reset, only by a power on reset. They are
accessible to the debugger via the CPU1 AHB access port at base address 0xE0042000.
Note:
DBGMCU is not a standard CoreSight component, consequently it does not appear in the
CPU1 ROM table.
0xFE8
TPIU_PIDR2
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
Re
s.
REVISION
[3:0]
JE
DE
C JEP106ID
[6:4]
Reset value
0 1 0 0 1 0 1 1
0xFEC
TPIU_PIDR3
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
REVAND[3:0] CMOD[3:0]
Reset value
0 0 0 0 0 0 0 0
0xFF0
TPIU_CIDR0
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
PREAMBLE[7:0]
Reset value
0 0 0 0 1 1 0 1
0xFF4
TPIU_CIDR1
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
CLASS[3:0]
PREAMBLE
[11:8]
Reset value
1 0 0 1 0 0 0 0
0xFF8
TPIU_CIDR2
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
PREAMBLE[19:12]
Reset value
0 0 0 0 0 1 0 1
0xFFC
TPIU_CIDR3
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
PREAMBLE[27:20]
Reset value
1 0 1 1 0 0 0 1
Table 281. TPIU register map and reset values (continued)
Offset Register name
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0