
Debug support (DBG)
RM0453
1378/1454
RM0453 Rev 2
Figure 390. CPU1 CoreSight topology
38.8.1
CPU1 ROM memory type register (ROM_MEMTYPER)
Address offset: 0xFCC
Reset value: 0x0000 0001
MSv60373V2
CPU1 ROM table
@0xE00FF000
System control space (SCS)
@0xE000E000
0xE00FF000
AHB-AP
AP_BASER register
(0xF8)
Register file base
0x000
PIDR4
0xFD0
CIDR3
0xFFC
Register file base
Breakpoint unit (FPB)
@0xE0002000
0x000
PIDR4
0xFD0
CIDR3
0xFFC
Register file base
Trace port interface (TPIU)
@0xE0040000
0x000
PIDR4
0xFD0
CIDR3
0xFFC
Register file base
Data watchpoint/trace (DWT)
@0xE0001000
0x000
PIDR4
0xFD0
CIDR3
0xFFC
Register file base
Instrumentation trace (ITM)
@0xE0000000
0x000
PIDR4
0xFD0
CIDR3
0xFFC
Offset: 0xFFF0F000
0x000
Offset: 0xFFF02000
0x004
Offset: 0xFFF03000
0x008
Offset: 0xFFF01000
0x00C
PIDR4
0xFD0
CIDR3
0xFFC
0x010
Offset: 0xFFF41000
Top of table
0x018
0x014
Register file base
Cross trigger (CTI)
@0xE0043000
0x000
PIDR4
0xFD0
CIDR3
0xFFC
Offset: 0xFFF44000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
Res.
SYSMEM
r
Bits 31:1 Reserved, must be kept at reset value.
Bit 0
SYSMEM:
system memory
1: System memory present on this bus