Pin connections
STA309A
10/67
Doc ID 13855 Rev 4
2 Pin
connections
Figure 3.
Pin connection (top view)
Table 2.
Pin description
Pin
Type
Name
Description
1
5-V tolerant TTL input buffer MVO/DSD_CLK
Master volume override/
DSD input clock
6
5-V tolerant TTL input buffer SDI_78/DSD_6
Input serial data channels 7 & 8/
DSD input channel 6
7
5-V tolerant TTL input buffer SDI_56/DSD_5
Input serial data channels 5 & 6/
DSD input channel 5
8
5-V tolerant TTL input buffer SDI_34/DSD_4
Input serial data channels 3 & 4/
DSD input channel 4
9
5-V tolerant TTL input buffer SDI_12/DSD_3
Input serial data channels 1 & 2/
DSD input channel 3
10
5-V tolerant TTL input buffer LRCKI/DSD_2
Input left/right clock/
DSD input channel 2
11
5-V tolerant TTL input buffer BICKI/DSD_1
Input serial clock/
DSD input channel 1
15
5-V tolerant TTL schmitt
trigger input buffer
RESET
Global reset
16
CMOS input buffer with
pull-down
PLL_BYPASS
Bypass phase locked loop
1
2
3
5
6
4
7
8
9
10
27
11
28 29 30 31 32
59 58 57 56
54
55
53 52 51 50 49
43
42
41
39
38
40
48
47
46
44
45
SDI_78
NC
GND
GND
MVO
VDD
BICKI
LRCKI
SDI_12
SDI_56
SDI_34
NC
GNDA
VDDA
CKOUT
GND
NC
VDD
OUT8_B
OUT8_A
OUT7_B
OUT7_A
VDD
SDO_34
SDO_12
LRCKO
NC
BICKO
GND
VDD
EAPD
OUT1_A
OUT1_B
OUT3_A
OUT3_B
OUT4_A
OUT5_A
OUT5_B
OUT4_B
OUT2_A
OUT2_B
NC
VDD
GND
STA308APINCON
22 23 24 25 26
60
GND
61
NC
62
SDO_56
63
SDO_78
64
PWDN
SA
SDA
SCL
XTI
FILTER_PLL
17 18 19 20 21
37
36
34
33
35
NC
GND
OUT6_A
OUT6_B
VDD
12
13
14
15
16
PLLB
RESET
NC
VDD
GND