SN8P26L38
8-Bit Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 62
Version 1.5
6
INTERRUPT
6.1
OVERVIEW
This MCU provides 10 interrupt sources, including 8 internal interrupt (T0/T1/TC1/CM0/CM1/SIO/URRX/URTX) and 2
external interrupt (INT0/INT1). The external interrupt can wakeup the chip while the system is switched from power
down mode to high-speed normal mode, and interrupt request is latched until return to normal mode. Once interrupt
service is executed, the GIE bit in STKP register will clear to “0” for stopping other interrupt request. On the contrast,
when interrupt service exits, the GIE bit will set to “1” to accept the next interrupts’ request. Most of the interrupt
request signals are stored in INTRQ register, but comparator interrupt request flags are stored in CMnM registers.
INTEN Interrupt Enable Register
Interrupt
Enable
Gating
INTRQ
8-Bit
&
CMnM
2-Bit
Latchs
P00IRQ
P01IRQ
T0IRQ
Interrupt Vector Address (0008H)
Global Interrupt Request Signal
INT0 Trigger
T1 Time Out
TC1 Time Out
SIO Transmitter End
T1IRQ
INT1 Trigger
T0 Time Out
Comparator 0 Trigger
Comparator 1 Trigger
UART Transmit End
TC1IRQ
SIOIRQ
CM0IRQ
CM1IRQ
TXIRQ
UART Receive End
RXIRQ
Note: The GIE bit must enable during all interrupt operation.