![SONIX SN32F107 Скачать руководство пользователя страница 57](http://html1.mh-extra.com/html/sonix/sn32f107/sn32f107_user-manual_1321507057.webp)
SN32F100 Series
32-Bit Cortex-M0 Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 57
Version 1.9
10
Reserved
R
0
9
CT32B1CLKEN
Enables clock for CT32B1.
0: Disable
1: Enable
R/W
0
8
CT32B0CLKEN
Enables clock for CT32B0.
0: Disable
1: Enable
R/W
0
7
CT16B1CLKEN
Enables clock for CT16B1.
0: Disable
1: Enable
R/W
0
6
CT16B0CLKEN
Enables clock for CT16B0.
0: Disable
1: Enable
R/W
0
5:4
Reserved
R
0
3
GPIOCLKEN
Enables clock for GPIO.
0: Disable
1: Enable
R/W
1
2:0
Reserved
R
0
3.4.2 APB Clock Prescale register 0 (SYS1_APBCP0)
Address Offset: 0x04
Note: Must reset the corresponding peripheral with SYS1_PRST register after changing the prescale
value.
Bit
Name
Description
Attribute
Reset
31
Reserved
R
0
30:28
AUEHSPRE[2:0]
Audio external high clock source prescale value
000: AUEHS / 1
001: AUEHS / 2
010: AUEHS / 4
011: AUEHS / 8
100: AUEHS / 16
Other: Reserved
R/W
0
27
Reserved
R
0
26:24
SSP1PRE[2:0]
SSP1 clock source prescale value
000: HCLK / 1
001: HCLK / 2
010: HCLK / 4
011: HCLK / 8
100: HCLK / 16
Other: Reserved
R/W
0
23
Reserved
R
0
22:20
SSP0PRE[2:0]
SSP0 clock source prescale value
000: HCLK / 1
001: HCLK / 2
010: HCLK / 4
011: HCLK / 8
100: HCLK / 16
Other: Reserved
R/W
0
19
Reserved
R
0
18:16
CMPPRE[2:0]
Comparator clock source prescale value
000: HCLK / 1
001: HCLK / 2
010: HCLK / 4
011: HCLK / 8
100: HCLK / 16
Other: Reserved
R/W
0
15
Reserved
R
0
Содержание SN32F107
Страница 34: ...SN32F100 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 34 Version 1 9 0 Reserved R 0...
Страница 180: ...SN32F100 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 180 Version 1 9 20 2 LQFP 64 PIN...
Страница 181: ...SN32F100 Series 32 Bit Cortex M0 Micro Controller SONiX TECHNOLOGY CO LTD Page 181 Version 1 9 20 3 LQFP 80 PIN...