S i 5 3 2 4
52
Preliminary Rev. 0.3
6.1. ICAL
The device's registers must be configured for the intended applications. After the part is configured, the part must
perform a calibration procedure when there is a stable clock on the selected CLKINn input. The calibration process
is triggered by writing a "1" to bit D6 in register 136. See the Family Reference Manual for details. In addition, after
a successful calibration operation, changing any of the Registers indicated in Table 4 requires that a calibration be
performed again by the same procedure (writing a "1" to bit D6 in register 136).
Table 4. ICAL-Sensitive Registers
Address
Register
0
BYPASS_REG
0
CKOUT_ALWAYS_ON
1
CK_PRIOR1
1
CK_PRIOR2
2
BWSEL_REG
4
HIST_DEL
5
ICMOS
7
FOSREFSEL
9
HIST_AVG
10
DSBL1_REG
10
DSBL2_REG
11
PD_CK1
11
PD_CK2
19
FOS_EN
19
FOS_THR
19
LOCKT
19
VALTIME
25
N1HS
31
NC1_LS
34
NC2_LS
40
N2_HS
40
N2_LS
43
N31
46
N32
55
CLKIN1RATE
55
CLKIN2RATE