S i 5 3 2 4
4
Preliminary Rev. 0.3
1. Electrical Specifications
Table 1. Performance Specifications
(V
DD
= 1.8 ±5%, 2.5 ±10%, or 3.3 V ±10%, T
A
= –40 to 85 ºC)
Parameter
Symbol
Test Condition
Min
Typ
Max
Unit
Temperature Range
T
A
–40
25
85
ºC
Supply Voltage
V
DD
2.97
3.3
3.63
V
2.25
2.5
2.75
V
1.71
1.8
1.89
V
Supply Current
I
DD
f
OUT
= 622.08 MHz
Both CKOUTs enabled
LVPECL format output
—
251
279
mA
CKOUT2 disabled
—
217
243
mA
f
OUT
= 19.44 MHz
Both CKOUTs enabled
CMOS format output
—
204
234
mA
CKOUT2 disabled
—
194
220
mA
Disable Mode
—
165
—
mA
Input Clock Frequency
(CKIN1, CKIN2)
CK
F
Input frequency and clock
multiplication ratio deter-
mined by programming
device PLL dividers. Con-
sult Silicon Laboratories con-
figuration software
DSPLL
sim
to determine PLL
divider settings for a given
input frequency/clock multi-
plication ratio combination.
0.002
—
710
MHz
Output Clock Frequency
(CKOUT1, CKOUT2)
CK
OF
0.002
970
1213
—
—
—
945
1134
1400
MHz
3-Level Input Pins (RATE0 and RATE1)
Input Mid Current
I
IMM
See Note 2.
–2
—
2
µA
Input Clocks (CKIN1, CKIN2)
Differential Voltage Swing
CKN
DPP
0.25
—
—
VPP
Common Mode Voltage
CKN
VCM
1.8 V ±5%
0.9
—
1.4
V
2.5 V ±10%
1.0
—
1.7
V
3.3 V ±10%
1.1
—
1.95
V
Rise/Fall Time
CKN
TRF
20–80%
—
—
11
ns
Duty Cycle
(Minimum Pulse Width)
CKN
DC
Whichever is smaller
40
—
60
%
2
—
—
ns
Notes:
1.
For a more comprehensive listing of device specifications, please consult the Silicon Laboratories Any-Frequency
Precision Clock Family Reference Manual. This document can be downloaded from
.
2.
This is the amount of leakage that the 3-level input can tolerate from an external driver. See the Family Reference
Manual. In most designs an external resistor voltage divider is recommended.