Bit
Name
Reset
Access Description
1
CC1
Compare/Capture Channel 1 Input
2
TIMEROUF
Timer is clocked by underflow(down-count) or overflow(up-count) in the
lower numbered neighbor Timer
15
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
14
DISSYNCOUT
0
RW
Disable Timer From Start/Stop/Reload Other Synchronized Timers
When this bit is set, the Timer does not start/stop/reload other timer with SYNC bit set
Value
Description
0
Timer can start/stop/reload other timers with SYNC bit set
1
Timer cannot start/stop/reload other timers with SYNC bit set
13
X2CNT
0
RW
2x Count Mode
Enable 2x count mode
12
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
11:10
FALLA
0x0
RW
Timer Falling Input Edge Action
These bits select the action taken in the counter when a falling edge occurs on the input.
Value
Mode
Description
0
NONE
No action
1
START
Start counter without reload
2
STOP
Stop counter without reload
3
RELOADSTART
Reload and start counter
9:8
RISEA
0x0
RW
Timer Rising Input Edge Action
These bits select the action taken in the counter when a rising edge occurs on the input.
Value
Mode
Description
0
NONE
No action
1
START
Start counter without reload
2
STOP
Stop counter without reload
3
RELOADSTART
Reload and start counter
7
DMACLRACT
0
RW
DMA Request Clear on Active
When this bit is set, the DMA requests are cleared when the corresponding DMA channel is active. This enables the timer
DMA requests to be cleared without accessing the timer.
6
DEBUGRUN
0
RW
Debug Mode Run Enable
Set this bit to enable timer to run in debug mode.
Value
Description
0
Timer is frozen in debug mode
1
Timer is running in debug mode
Reference Manual
TIMER/WTIMER - Timer/Counter
silabs.com
| Building a more connected world.
Rev. 1.1 | 676