Bit
Name
Reset
Access Description
15
Timeout period of 256k watchdog clock cycles.
7
Reserved
To ensure compatibility with future devices, always write bits to 0. More information in
6
SWOSCBLOCK
0
RW
Software Oscillator Disable Block
Set to disallow disabling of the selected WDOG oscillator. Writing this bit to 1 will turn on the selected WDOG oscillator if it
is not already running.
Value
Description
0
Software is allowed to disable the selected WDOG oscillator. See CMU
for detailed description. Note that also CMU registers are lockable.
1
Software is not allowed to disable the selected WDOG oscillator.
5
EM4BLOCK
0
RW
Energy Mode 4 Block
Set to disallow EM4 entry by software.
Value
Description
0
EM4 can be entered by software. See EMU for detailed description.
1
EM4 cannot be entered by software.
4
LOCK
0
RW
Configuration Lock
Set to lock the watchdog configuration. This bit can only be cleared by reset.
Value
Description
0
Watchdog configuration can be changed.
1
Watchdog configuration cannot be changed.
3
EM3RUN
0
RW
Energy Mode 3 Run Enable
Set to keep watchdog running in EM3.
Value
Description
0
Watchdog timer is frozen in EM3.
1
Watchdog timer is running in EM3.
2
EM2RUN
0
RW
Energy Mode 2 Run Enable
Set to keep watchdog running in EM2.
Value
Description
0
Watchdog timer is frozen in EM2.
1
Watchdog timer is running in EM2.
1
DEBUGRUN
0
RW
Debug Mode Run Enable
Set to keep watchdog running in debug mode.
Value
Description
0
Watchdog timer is frozen in debug mode.
1
Watchdog timer is running in debug mode.
Reference Manual
WDOG - Watchdog Timer
silabs.com
| Building a more connected world.
Rev. 1.1 | 412