000-0046140-111
Page 19 of 169
SLG46140
5.6 Typical Current Consumption
Table 2. Typical Current Consumption
Note
VDD = 1.8V
VDD = 3.3V
VDD = 5.0V
Unit
Quiescent current
0.08
0.16
0.25
uA
Low frequency OSC; Clock predivider by 1
0.37
0.48
0.67
uA
Low frequency OSC; Clock predivider by 16
0.36
0.46
0.64
uA
RC OSC 25kHz; First Clock predivider by 1
4.85
5.24
6.07
uA
RC OSC 25kHz; First Clock predivider by 8
4.77
5.08
5.81
uA
RC OSC 2MHz; First Clock predivider by 1
23.94
35.78
51.44
uA
RC OSC 2MHz; First Clock predivider by 8
16.70
21.17
27.94
uA
Ring OSC; First Clock predivider by 1
70.80
83.81
116.94
uA
Ring OSC; First Clock predivider by 16
57.82
57.31
71.86
uA
ACMP; Hysteresis 0mv/25mV; Low bandwidth Dis-
able; Input PIN10; Gain 0.25x - 1x
47.49
39.65
43.72
uA
ACMP; Hysteresis 0mV/25mV; Low bandwidth En-
able; Input PIN10; Gain 1x
42.50
34.64
38.71
uA
Bandgap
37.06
29.18
33.26
uA
VREF
79.08
71.38
75.46
uA
PGA; Single-end mode; Gain 0.25x;
97.58
119.37
132.18
uA
PGA; Single-end mode; Gain 0.5x;
103.04
119.59
131.32
uA
PGA; Single-end mode; Gain 1x
69.44
73.44
77.36
uA
PGA; Single-end mode; Gain 2x
116.42
91.50
111.10
uA
PGA; Single-end mode; Gain 4x
117.87
97.20
114.72
uA
DAC0; Power on
48.24
40.40
44.47
uA
DAC1; DCMP1 Input
62.83
55.04
59.11
uA
ADC; Single-end mode; Vref: 1.2 V; Force analog
part Enable; Speed selection 100 kHz + RC OSC
25 kHz; First Clock predivider by 1; Sample rate
1.56 kHz
172.24
166.10
171.01
uA
ADC; Single-end mode; Vref: 1.2 V; Force analog
part Enable; Speed selection 100 kHz + RC OSC
25 kHz; First Clock predivider by 16; Sample rate
97.66 Hz
172.58
166.00
170.76
uA
ADC; Single-end mode; Vref: 1.2 V; Force analog
part Enable; Speed selection 100 kHz + RC OSC
2 MHz; First Clock predivider by 16; Sample rate
7.81 kHz
190.91
196.84
216.93
uA
ADC; Single-end mode; Vref: 1.2 V; Force analog
part Enable; Speed selection 100 kHz + RC OSC
2 MHz; First Clock predivider by 1; Sample rate
125.00 kHz
195.71
208.71
255.56
uA
ADC; Single-end mode; Vref: 1.2 V; Force analog
part Enable; Speed selection 100 kHz + Ring OSC;
First Clock predivider by 16; Sample rate 106.45 kHz
224.60
297.64
380.98
uA
ADC; Single-end mode; Vref: 1.2 V; Force analog
part Enable; Speed selection 100 kHz + Ring OSC;
First Clock predivider by 1; Sample rate 1.70 MHz
260.15
342.27
697.94
uA
Содержание GreenPAK SLG46140
Страница 102: ...000 0046140 111 Page 101 of 169 SLG46140 14 1 Initial Polarity Operations Figure 54 DFF Polarity Operations ...
Страница 103: ...000 0046140 111 Page 102 of 169 SLG46140 Figure 55 DFF Polarity Operations with nReset ...
Страница 104: ...000 0046140 111 Page 103 of 169 SLG46140 Figure 56 DFF Polarity Operations with nSet ...